# The role of voltage supervisors for system power reliability

Voltage supervisors add reliability by monitoring the power supply failures and putting a microcontroller in reset mode to prevent system error and malfunction. By **Noel Tenorio, Product Applications Engineer, Analog Devices** 

# Power supply imperfections such as

noise, voltage glitches, and transients can lead to false and nuisance resets that can affect system behaviour. Voltage supervisors address factors that can trigger false and nuisance resets to improve system performance and reliability.

Applications that compute and process data requiring FPGAs, microprocessors, DSPs and microcontrollers depend on safe and reliable operations. These devices tax power supply requirements as they are only allowed to operate at a certain range of power supply tolerance. Voltage supervisors can act immediately to put the system in reset mode when an unexpected failure from the power supply arises, such as under-voltage or over-voltage. Monitoring voltages in power supply rails always comes with some nuisances that can trigger unwanted false reset outputs. These are power supply noises, voltage transients, and glitches that can come from the power supply circuit itself.

### **System glitches**

Power supplies have inherent imperfections. There are always noise artefacts coupled on the DC that can come from the power supply circuit component itself, noise from other power supplies, and other noise generated from the system. These problems can be worse if the DC power supply is a switch mode power supply (SMPS). SMPS produces switching ripple that is coherently related to the switching frequency. They also produce high frequency switching transients that occur during switching transitions. These transitions are caused by the fast on and off switching of the power MOSFETs. Figure 1 shows an application circuit in which the MAX705 supervisor is used to monitor any failure in the output of the switching regulator, which is the voltage supply of the microcontroller.

Aside from the steady-state operation noise artefacts, there are also scenarios in the power supply where voltage transients are more pronounced. During startup, a voltage output over-shoot is usually observed related to the feedback-loop



Figure 1: The MAX705 supervisor is used to monitor a switching regulator output, which is the input voltage supply of a microcontroller.

response of the power supply and is followed by voltage ringing for some time until it reaches stability. This ringing can be worse if the feedback loop compensation values are not optimised. Voltage overshoot and under-shoot can also be observed during transient or dynamic loading. In the applications, there are times when the load needs more current to execute complex processes, which leads to a voltage under-shoot. On the other hand, reducing the load instantly or at a fast ramp rate will give a voltage over-shoot. There are also short-duration voltage glitches that can occur to the power supply due to external factors. Figure 2 shows an illustration of the different voltage transients and glitches that can be present on a



Figure 2: Voltage transients and glitches that can be observed on a supply voltage in different scenarios.

power supply voltage in different scenarios. There are voltage transients that can

occur in a system that are not associated with the power supply voltage but rather on a user interface such as a mechanical switch or a conductive card for some applications. Turning a switch on and off produces voltage transients and noise on the input pin, typically a manual reset pin. Power supply noise, voltage transients, and glitches, if excessive, can unintentionally hit the under-voltage or over-voltage threshold of a supervisor and trigger false resets if not accounted for in the design. This can lead to oscillatory behaviour and instability, which is undesirable with regards to system reliability.

#### **Noise and transients**

stabilises.

There are parameters that help mask these

transients that are associated with the power supply or monitored voltage. These are the reset timeout period, reset threshold hysteresis, and the reset threshold overdrive versus duration. The transients that are associated with the mechanical contact in the circuit such as a pushbutton switch in the manual reset pin, the manual reset setup period and the debounce time mask the transients. These parameters make the voltage supervisors robust and unaffected by transients and glitches, thus keeping the system from undesirable responses.

# Reset timeout period (tRP)

During startup or when the supply voltage is rising up from an under-voltage event and exceeds the threshold, there is an additional time on the reset signal before it



V<sub>CC</sub> V<sub>TH+</sub> V<sub>TH-</sub> V<sub>TH-</sub> (Without Hysteresis)

Figure 3: The reset timeout period (tRP) helps keep the system in reset mode while the supply voltage

Figure 4: Reset output response without and with threshold hysteresis (reset timeout period not shown to focus on the effect of hysteresis).

de-asserts, which is called the reset timeout period (tRP). For example, Figure 3 shows that after the monitored voltage, which in this case is the supply voltage labeled as VCC, reaches the threshold from an under-voltage or startup, an added delay is present for an active LOW reset before it de-asserts 'high'. This additional time gives room for the monitored voltage to stabilise first, masking the over-shoot and ringing before enabling the system or taking it out of reset mode. The reset timeout period suppresses false system resets to prevent oscillation and potential malfunction, thus helping improve the reliability of the system.

#### Threshold hysteresis (VTH+)

There are two main benefits of having threshold hysteresis. First, it provides certainty that the monitored voltage has overcome the threshold level with enough margin before de-asserting a reset. Second, it gives room for the power supply to stabilise first before de-asserting a reset. There is a tendency for the reset output to produce multiple transitions when processing signals with superimposed noise, as the power supply bounces and recrosses the threshold region. This is shown in Figure 4. In applications such as industrial environments, noisy signals and voltage fluctuations can occur anytime. Without hysteresis, the reset output will continuously toggle assert and de-assert until the power supply stabilises. It will also put the system into oscillation. Threshold hysteresis cures the oscillation by putting the system hold on reset to prevent the system from unwanted behaviour shown in the blue-shaded area in Figure 4. This helps the supervisor in protecting the system from false resets.

Voltage glitches from external factors can occur in any system for either short or long periods. They can also have different magnitudes of voltage dip. Reset threshold overdrive versus transient duration has something to do with the magnitude and duration of the voltage glitch or overdrive. A short-duration glitch with a greater magnitude will not trigger a reset signal to assert, while a less-magnitude overdrive with a longer duration will trigger a reset as shown in Figure 5.

Voltage transients in the monitored supply are ignored depending on the duration. Disregarding these transients will protect a system from nuisance resets such as those caused by short-duration glitches. These glitches can falsely trigger system resets, to undesirable behaviour of the system. In the product data sheet, the reset threshold overdrive vs. duration is often illustrated in one of the typical performance characteristics plots such as in Figure 6. Any values above the curve will trigger a reset output while values within the curve will be ignored to prevent the system from false resets.

## **Rest and debounce**

The reset timeout period, threshold overdrive versus duration, and the threshold hysteresis address voltage glitches and transients associated with the monitored voltage, which is usually the power supply of the system microcontroller. For the glitches brought by the mechanical contacts such as switches, the manual reset setup period and the debounce time alleviate the possible effects of the voltage transients and glitches.

The manual reset setup period (tMR) is the time required for the manual reset to hold and complete before it triggers a reset output. Some supervisors are made to have a long manual reset setup period to add protection to the system. These are common on consumer products on which the button needs to be held for several seconds to reset the system. This method avoids accidental and unintended reset, thus adding protection and reliability. With the manual reset setup period, all the short-duration transients and glitches when pushing on the switch are ignored, as shown in Figure 7a, thus helping the system to be glitch immune

The same concept applies to the debounce time. Like the setup period, debounce time (tDB) ignores the high frequency periodic voltage transients when pushing on or off a switch. These high frequency transients are considered invalid and do not trigger a reset as shown in Figure 7b. When the signal exceeds the debounce time, that is the time it will be considered a valid input signal from a switch or a push button.

#### Conclusion

Without voltage supervisors, systems are at



Figure 5: A glitch with a less magnitude but occurs in a longer duration will trigger a reset signal as opposed to a short-duration glitch with greater magnitude.



risk of brownout conditions and malfunction during voltage transients and glitches. Voltage supervisors solve this by putting processors into reset mode during such scenarios, All the parameters discussed here, including reset timeout period, threshold hysteresis, threshold overdrive, manual reset setup period and debounce time, improve the reliability of voltage supervisors in monitoring power supply voltages by making them immune to glitches and transients. This gives stability and reliability to overall system performance.



Figure 7: The manual reset setup period and debounce time diagram of a supervisor with a long manual reset setup period (MAX6444). The manual reset setup period (tMR) needs to be completed first before a reset signal asserts (a) and debounce time (tDB) is required (b) to be considered as a valid input signal.